# Low-Power MRAM for Nonvolatile Electronics: Electric Field Control and Spin-Orbit Torques

# **Invited Paper**

Pedram Khalili Amiri<sup>1,2</sup> and Kang L. Wang<sup>1</sup>

<sup>1</sup>Department of Electrical Engineering, University of California, Los Angeles, California, USA

<sup>2</sup>Inston Inc., Los Angeles, California, USA

pedramk@ucla.edu, wang@ee.ucla.edu

Abstract— We review recent results and discuss challenges and prospects of nonvolatile magnetic random access memory (MRAM). In particular, we will focus on recent developments in magnetoelectric memory (MeRAM), where electric field control is used to replace existing current-controlled write mechanisms to achieve lower power dissipation and higher density. We will discuss scaling trends and prototype crossbar MeRAM demonstrations. We will also discuss the use of spin-orbit torque (SOT) effects for writing with reduced switching currents.

Index Terms—Spintronics, MRAM, STT-RAM, Magnetic Tunnel Junctions, Nonvolatile Memory, MeRAM, SOT-MRAM.

#### I. INTRODUCTION

Magnetic Random Access Memory using the spin transfer torque effect (STT-MRAM) provides nonvolatile storage of information [1-4], high speed [5-9] (better than DRAM and comparable to some SRAMs), low energy dissipation compared to existing nonvolatile memories (in particular NAND Flash) [7, 8, 10], and high endurance [2, 4, 8].

Nonetheless, STT-MRAM development currently faces a challenge in reducing the write current required for switching the magnetic bits. High switching currents result in both large cell areas due to the large width of access transistors, hence limiting the density, as well as large energy dissipation. This problem gets more significant as one scales STT-MRAM to smaller bit dimensions. Hence, the development of new magnetic tunnel junction (MTJ) material structures with lower switching current densities, and/or the utilization of novel physical mechanisms of writing information that are not based on currents, is critical to the success of MRAM, to enable it to go beyond niche applications and address a broader market.

This paper will focus on two of these possibilities: (i) Using electric field control, rather than current control to switch magnetic memory bits, provides a possibility to dramatically reduce both power dissipation and bit area of MRAM. We will review the recent developments and challenges of this type of magnetoelectric RAM (MeRAM), based on the voltage-controlled magnetic anisotropy (VCMA) effect. (ii) Spin-orbit interaction in nanostructures can also be engineered to create new possibilities for ultralow-power switching via current-induced spin-orbit torques (SOTs), such as the spin Hall effect.



Fig. 1. Schematic illustration of a 1T-1MTJ MRAM cell. Switching of the free layer can be accomplished via STT and/or VCMA effects.

## II. STT SWITCHING CURRENT CHALLENGES

STT-MRAM typically uses a 1 Transistor - 1 MTJ (1T-1MTJ) cell structure (see Fig. 1), where a CMOS transistor is used as a select device, and drives the write currents through the bit. Opposite bits of information are written using currents of opposite directions. The bit consists of an MTJ, where information is stored as the relative orientation of a magnetic free layer with respect to a magnetic pinned layer. At scaled technology nodes, the magnetization of both films needs to be perpendicular (i.e. out of plane) for thermal stability, due to the built-in magnetic anisotropy of the material or interface, as opposed to using in-plane shape to define the stable bit directions, which is not scalable below ~30 nm.

Due to the current-controlled 1T-1MTJ structure, the cell area of STT-MRAM is defined by the size of its access transistor, which in turn is proportional to the write current of the magnetic bit. Hence, reduction of the switching current  $I_{\rm c}$  is key to STT-MRAM development. In addition to the switching current, retention time (i.e. nonvolatility) is a key performance parameter, which is determined by the energy barrier  $E_b$  between the two magnetic states of the free layer. Typical values of  $E_b$  for 10 years retention in a 1 Mbit array are  $\sim\!\!60kT$ , but the required  $E_b$  may be larger depending on array size and operating temperature.

For nonvolatile memory, reduction of the switching current generally has to be performed at a constant retention time, and hence for true scalability of STT-MRAM the ratio  $I_c$  /  $E_b$  has to be minimized. However, for STT-based switching of perpendicularly-magnetized MTJs, the ratio  $I_c$  /  $E_b$  is largely set by fundamental physical constants and material parameters with a limited tuning range (in particular by magnetic

damping) [11-13]. This is disadvantageous for scaling. It is worth noting, however, that a number of recent works have suggested a deviation from this rule due to sub-volume excitation effects during switching [14, 15], however further study is needed to understand these effects and their scaling.

The value of  $I_c$  /  $E_b$ , when combined with the current drive capability of transistors at a given technology node, determines the bit density and hence the application space of STT-MRAM (see Fig. 2). Achieving scalability to below 10 nm (i.e. enabling DRAM-like cell sizes of ~6F2 at F < 10 nm) would require a much smaller scaling parameter of  $I_c$  /  $E_b$  than presently available, necessitating improvements in material and device design.

Alternatively, in order to provide for an improved scaling scenario, as well as to reduce the energy dissipation associated with the current-induced write mechanism, one can use non-STT write mechanisms for magnetic memory bits that can replace or complement the STT-based approach used in current-controlled MTJs.

## III. VCMA SWITCHING FOR VOLTAGE-CONTROLLED MERAM

The interfacial voltage-controlled magnetic anisotropy (VCMA) effect [16, 17] has created new possibilities for voltage-controlled MeRAM devices. The free layer material in these structures is designed to have a perpendicular magnetic anisotropy, which can be modulated by voltage, hence allowing for voltage-induced switching of the magnetization. VCMA structures also offer readout via the tunneling magnetoresistance (TMR) effect. Since the manipulation of the free layer magnetization in these devices is performed via voltage (rather than current), the device can be designed to minimize ohmic losses. We refer to such a device as a voltage-controlled magnetoelectric tunnel junction (VMTJ or MEJ), to distinguish it from regular MTJs which primarily use the STT effect, although both effects can in principle be present in the same device.

The VCMA effect can be utilized to switch magnetic tunnel junctions. Switching is accomplished through the modification of perpendicular anisotropy when the voltage is applied. Two general strategies have been demonstrated for switching:

- (i) Resonant (precessional) MeRAM: In this type of writing, application of a voltage pulse sets the free layer magnetization into a precessional motion [18, 19]. It can be very fast (< 1 ns) and is bidirectional. Both switching directions can be realized by the same pulse amplitude and width, but to achieve control over the switching direction a pre-read step is required. Due to the high speed and no need for STT (hence high device resistance), the switching can be very low energy (<10 fJ/bit). We have demonstrated this type of purely VCMA-induced switching in fully perpendicular nanoscale MEJs with very wide write windows with low error and speeds < 1 ns, resulting in robust switching. Note that both switching directions are realized by the same pulse shape and polarity, unlike in STT switching. A wide write pulse window for optimized devices enables reliable writing of information.
- (ii) Thermally activated MeRAM: This type of switching is based on the lowering of the energy barrier in the free layer, combined with thermal activation. VCMA can be combined



Fig. 2. Effect of the scaling parameter  $I_c$  /  $E_b$  on the scaling behavior of MRAM. Dramatic reduction of  $I_c$  /  $E_b$ , e.g. by using the VCMA effect can result in an improved scaling behavior, by allowing for the use of minimum sized transistors across technology nodes.



Fig. 3. MeRAM switching voltage as a function of the thermal stability factor ( $\Delta = E_b / kT$ ), for different values of the VCMA parameter  $\zeta$ , which represents the relative change of the magnetic anisotropy per unit voltage applied to the device [23].



Fig. 4. Schematic illustration of crossbar MeRAM arrays, enabled by the unipolar VCMA switching characteristics [22].



Fig. 5. Measured waveforms demonstrating individual read and writing of bits in a crossbar MeRAM structure [22].

with STT in this strategy to create control over the switching direction. Different voltage pulse amplitudes of the same polarity will switch the device in opposite directions (i.e. write opposite bits of information into it) in this case, thereby allowing for bidirectional switching. Note that, as with precessional switching, the same polarity of voltage is used for switching in both directions in this case. Details and experimental results of such devices are presented in [20-22].

The unipolar voltage-controlled behavior in both of these scenarios (as opposed to the bipolar STT behavior where opposite current polarities are used to write opposite bits of information) is a distinguishing feature of VCMA-based magnetic memory bits. It provides a unique opportunity for realization of crossbar arrays using diodes as access devices, thereby additionally increasing the density by ~2x compared to the traditional 1T-1MTJ architecture used for STT-MRAM, as described in section V.

# IV. MERAM SCALING

In a manner similar to the case of STT-MRAM, we can define the switching voltage  $V_c$  for a MeRAM bit, with the associated scaling parameter  $V_c$  /  $E_b$  which needs to be minimized [23]. Unlike STT-based devices, however, a constant-  $E_b$  scaling rule for VCMA devices does not necessarily put a constraint on the size of the access transistors, since currents during writing of MeRAM cells can be substantially smaller than in STT-MRAM. Hence, VCMA devices can potentially allow for minimum-sized transistors to be used down to smaller technology nodes. A similar scaling advantage is possible in terms of energy efficiency.

Successful realization of these potential advantages will require additional development and innovations in the design of improved MeRAM bits. In particular, it is important to maximize the VCMA effect (i.e. reduce V<sub>c</sub>) through materials optimization, while maintaining high TMR for readout. A sufficient margin will have to be maintained between different write voltages and the breakdown voltage of the devices. This will require reducing the  $V_c$  /  $E_b$  ratio from the present  $\sim 30$ mV/kT to < 10 mV/kT to maintain compatibility with CMOS read/write circuitry and typical MgO breakdown voltages of ~1 V. It should be noted, however, that MeRAM can potentially also offer improved performance in terms of breakdown voltage and reliability, due to its increased dielectric barrier thickness compared to traditional STT-MRAM. The tradeoff between switching voltage and thermal stability for MeRAM is illustrated in Fig. 3, showing the calculated critical switching voltage as a function of the thermal stability factor for a perpendicular magnetic bit.

# V. MERAM CROSSBAR ARRAYS

The use of transistors in STT-MRAM is necessary due to its purely current-controlled write mechanism, where currents of opposite polarities are needed to write different bits of information. In principle, however, crossbars are the densest memory arrays possible, and hence the realization of a diodecontrolled memory device for crossbar arrays can greatly increase the density and scalability of the overall memory. This is enabled by MeRAM's unipolar write voltage.

Additionally, the crossbar architecture allows for 3D stacking of multiple diode-MEJ memory layers in the CMOS back-end-of-line (BEOL) fabrication steps, potentially further increasing the effective density.

Figure 4 shows the schematic and layout view of such a high-density crossbar memory array using voltage-controlled MEJs. Parasitic currents ultimately limit the performance and the maximum size of the memory array. By placing the memory arrays directly over the array decoders and sense-amplifiers, a very high cell efficiency can be achieved. Figure 5 shows experimental waveforms demonstrating the functionality of the crossbar memory array.

#### VI. SPIN-ORBIT TORQUE MRAM

A second strategy to address the switching current challenges of STT-MRAM is to reduce the required write current by using spin-orbit torques, e.g. in spin Hall effect induced switching. A second advantage of this approach is that it separates read and write paths of the memory device, hence potentially improving reliability. However it results in a three-terminal device representing the memory bit.

It has been demonstrated that a current flowing through a metallic layer with large spin-orbit coupling, such as Ta or W adjacent to a CoFeB free layer, can generate a spin current into



Fig. 6. Schematic of a SOT device, with a high spin-orbit-coupling metal layer passing the horizontal write current, integrated with an MTJ structure for readout via a separate vertical read path [12].

the MTJ free layer, which is large enough to induce switching in the device [24, 25]. The device structure is a three-terminal device (see Fig. 6), where the electrical current flowing in the lateral conductor induces a spin current through the MTJ bit on top of it. The direction of the current controls the injected spin polarization and therefore, the switching direction.

SOT based devices can be integrated into a MeRAM array similar to the one shown in Fig. 4, to enable combined SOT and VCMA switching. In terms of switching energy, the smaller switching current due to the SOT mechanism flows through a low-resistance metallic wire (e.g. a Ta wire as compared to a resistive MTJ), leading to smaller switching energy levels than in traditional STT devices.

While the initial demonstrations of SOT-induced switching were performed on in-plane magnetized layers, recent experiments have focused on the demonstration of switching in perpendicular devices, which are needed for scaling below ~30 nm. Due to the fact that the direction of spins injected into the free layer in response to currents in the high-spin-orbit-coupling metal is in-plane, additional in-plane symmetry breakings are needed in the device in order to enable deterministic switching of perpendicular magnetization via

SOTs. This was initially demonstrated by applying an in-plane external magnetic field to the device [26-28], and more recently was also demonstrated without applying any external fields [29].

#### VII. SUMMARY AND CONCLUSIONS

Voltage-controlled MeRAM utilizing the VCMA effect can provide improved energy efficiency, density, and scalability compared to current-controlled STT-MRAM. The success of this approach will depend on the realization of high voltage sensitivity (i.e. VCMA effect) while maintaining high TMR. SOT devices provide another avenue for reduction of switching current to save energy and improve reliability in SOT-MRAM structures. Both VCMA and SOT effects can in principle be combined into the same crossbar architecture, thereby providing major advantages over traditional STT-MRAM in terms of density and 3D stacking capability.

#### REFERENCES

- [1] Y. M. Huai, F. Albert, P. Nguyen, M. Pakala, and T. Valet, "Observation of spin-transfer switching in deep submicron-sized and low-resistance magnetic tunnel junctions," *Applied Physics Letters*, vol. 84, pp. 3118-3120, Apr 19 2004.
- [2] E. Chen, D. Apalkov, Z. Diao, A. Driskill-Smith, D. Druist, D. Lottis, V. Nikitin, X. Tang, S. Watts, S. Wang, S. A. Wolf, A. W. Ghosh, J. W. Lu, S. J. Poon, M. Stan, W. H. Butler, S. Gupta, C. K. A. Mewes, T. Mewes, and P. B. Visscher, "Advances and Future Prospects of Spin-Transfer Torque Random Access Memory," *Ieee Transactions on Magnetics*, vol. 46, pp. 1873-1878, Jun 2010.
- [3]S. Ikeda, J. Hayakawa, Y. M. Lee, F. Matsukura, Y. Ohno, T. Hanyu, and H. Ohno, "Magnetic tunnel junctions for spintronic memories and beyond," *Ieee Transactions on Electron Devices*, vol. 54, pp. 991-1002, May 2007.
- [4]K. Lee and S. H. Kang, "Development of Embedded STT-MRAM for Mobile System-on-Chips," *Ieee Transactions on Magnetics*, vol. 47, pp. 131-136, Jan 2011.
- [5]H. Liu, D. Bedau, D. Backes, J. A. Katine, J. Langer, and A. D. Kent, "Ultrafast switching in magnetic tunnel junction based orthogonal spin transfer devices," *Applied Physics Letters*, vol. 97, Dec 13 2010.
- [6] G. E. Rowlands, T. Rahman, J. A. Katine, J. Langer, A. Lyle, H. Zhao, J. G. Alzate, A. A. Kovalev, Y. Tserkovnyak, Z. M. Zeng, H. W. Jiang, K. Galatsis, Y. M. Huai, P. K. Amiri, K. L. Wang, I. N. Krivorotov, and J. P. Wang, "Deep subnanosecond spin torque switching in magnetic tunnel junctions with combined in-plane and perpendicular polarizers," *Applied Physics Letters*, vol. 98, Mar 7 2011.
- [7]H. Zhao, A. Lyle, Y. Zhang, P. K. Amiri, G. Rowlands, Z. Zeng, J. Katine, H. Jiang, K. Galatsis, K. L. Wang, I. N. Krivorotov, and J. P. Wang, "Low writing energy and sub nanosecond spin torque transfer switching of in-plane magnetic tunnel junction for spin torque transfer random access memory," *Journal of Applied Physics*, vol. 109, Apr 1 2011.
- [8] P. K. Amiri, Z. M. Zeng, P. Upadhyaya, G. Rowlands, H. Zhao, I. N. Krivorotov, J. P. Wang, H. W. Jiang, J. A. Katine, J. Langer, K. Galatsis, and K. L. Wang, "Low Write-Energy Magnetic Tunnel Junctions for High-Speed Spin-Transfer-Torque MRAM," *Ieee Electron Device Letters*, vol. 32, pp. 57-59, Jan 2011.
- [9] H. Zhao, B. Glass, P. K. Amiri, A. Lyle, Y. Zhang, Y.-J. Chen, G. Rowlands, P. Upadhyaya, Z. Zeng, J. A. Katine, J. Langer, K. Galatsis, H. Jiang, K. L. Wang, I. N. Krivorotov, and J.-P. Wang, "Sub-200 ps spin transfer torque switching in in-plane magnetic tunnel junctions with interface perpendicular anisotropy," *Journal of Physics D: Applied Physics*, vol. 45, p. 025001, 2012.
- [10] Z. M. Zeng, P. K. Amiri, G. Rowlands, H. Zhao, I. N. Krivorotov, J. P. Wang, J. A. Katine, J. Langer, K. Galatsis, K. L. Wang, and H. W. Jiang, "Effect of resistance-area product on spin-transfer switching in MgO-based magnetic tunnel junction memory cells," *Applied Physics Letters*, vol. 98, Feb 14 2011.

- [11] J. A. Katine and E. E. Fullerton, "Device implications of spin-transfer torques," *Journal of Magnetism and Magnetic Materials*, vol. 320, pp. 1217-1226, Apr 2008.
- [12] K. L. Wang, J. G. Alzate, and P. K. Amiri, "Low-power non-volatile spintronic memory: STT-RAM and beyond," *Journal of Physics D: Applied Physics*, vol. 46, p. 074003.
- [13] J. Z. Sun, "Spin-current interaction with a monodomain magnetic body: A model study," *Physical Review B*, vol. 62, pp. 570-578, 2000.
- [14] J. Z. Sun, R. P. Robertazzi, J. Nowak, P. L. Trouilloud, G. Hu, D. W. Abraham, M. C. Gaidis, S. L. Brown, E. J. O'Sullivan, W. J. Gallagher, and D. C. Worledge, "Effect of subvolume excitation and spin-torque efficiency on magnetic switching," *Physical Review B*, vol. 84, Aug 19 2011.
- [15] J. Z. Sun, S. L. Brown, W. Chen, E. A. Delenia, M. C. Gaidis, J. Harms, G. Hu, X. Jiang, R. Kilaru, W. Kula, G. Lauer, L. Q. Liu, S. Murthy, J. Nowak, E. J. O'Sullivan, S. S. P. Parkin, R. P. Robertazzi, P. M. Rice, G. Sandhu, T. Topuria, and D. C. Worledge, "Spin-torque switching efficiency in CoFeB-MgO based tunnel junctions," *Physical Review B*, vol. 88, p. 104426.
- [16] J. Zhu, J. A. Katine, G. E. Rowlands, Y.-J. Chen, Z. Duan, J. G. Alzate, P. Upadhyaya, J. Langer, P. K. Amiri, K. L. Wang, and I. N. Krivorotov, "Voltage-Induced Ferromagnetic Resonance in Magnetic Tunnel Junctions," *Physical Review Letters*, vol. 108, p. 197203, 2012.
- [17] T. Maruyama, Y. Shiota, T. Nozaki, K. Ohta, N. Toda, M. Mizuguchi, A. A. Tulapurkar, T. Shinjo, M. Shiraishi, S. Mizukami, Y. Ando, and Y. Suzuki, "Large voltage-induced magnetic anisotropy change in a few atomic layers of iron," *Nature Nanotechnology*, vol. 4, pp. 158-161, Mar 2009.
- [18] Y. Shiota, T. Nozaki, F. Bonell, S. Murakami, T. Shinjo, and Y. Suzuki, "Induction of coherent magnetization switching in a few atomic layers of FeCo using voltage pulses," *Nat Mater*, vol. 11, pp. 39-43, 2012.
- [19] S. Kanai, M. Yamanouchi, S. Ikeda, Y. Nakatani, F. Matsukura, and H. Ohno, "Electric field-induced magnetization reversal in a perpendicular-anisotropy CoFeB-MgO magnetic tunnel junction," *Applied Physics Letters*, vol. 101, p. 122403, 2012.
- [20] J. G. Alzate, P. K. Amiri, P. Upadhyaya, S. S. Cherepov, J. Zhu, M. Lewis, R. Dorrance, J. A. Katine, J. Langer, K. Galatsis, D. Markovic, I. Krivorotov, and K. L. Wang, "Voltage-induced switching of nanoscale magnetic tunnel junctions," in *Electron Devices Meeting (IEDM)*, 2012 IEEE International, pp. 29.5.1-29.5.4.
- [21] W.-G. Wang, M. Li, S. Hageman, and C. L. Chien, "Electric-field-assisted switching in magnetic tunnel junctions," *Nat Mater*, vol. 11, pp. 64-68, 2012.
- [22] R. Dorrance, J. G. Alzate, S. S. Cherepov, P. Upadhyaya, I. N. Krivorotov, J. A. Katine, J. Langer, K. L. Wang, P. K. Amiri, and D. Markovic, "Diode-MTJ Crossbar Memory Cell Using Voltage-Induced Unipolar Switching for High-Density MRAM," *Electron Device Letters, IEEE*, vol. 34, pp. 753-755.
- [23] P. Khalili Amiri, P. Upadhyaya, J. G. Alzate, and K. L. Wang, "Electric-field-induced thermally assisted switching of monodomain magnetic bits," *Journal of Applied Physics*, vol. 113, pp. -.
- [24] L. Liu, C.-F. Pai, Y. Li, H. W. Tseng, D. C. Ralph, and R. A. Buhrman, "Spin-Torque Switching with the Giant Spin Hall Effect of Tantalum," *Science*, vol. 336, pp. 555-558, May 4, 2012 2012.
- [25] I. M. Miron, G. Gaudin, S. Auffret, B. Rodmacq, A. Schuhl, S. Pizzini, J. Vogel, and P. Gambardella, "Current-driven spin torque induced by the Rashba effect in a ferromagnetic metal layer," *Nature Materials*, vol. 9, pp. 230-234, Mar 2010.
- [26] I. M. Miron, K. Garello, G. Gaudin, P. J. Zermatten, M. V. Costache, S. Auffret, S. Bandiera, B. Rodmacq, A. Schuhl, and P. Gambardella, "Perpendicular switching of a single ferromagnetic layer induced by in-plane current injection," *Nature*, vol. 476, pp. 189-U88, Aug 11 2011.
- [27] L. Liu, O. J. Lee, T. J. Gudmundsen, D. C. Ralph, and R. A. Buhrman, "Current-Induced Switching of Perpendicularly Magnetized Magnetic Layers Using Spin Torque from the Spin Hall Effect," *Physical Review Letters*, vol. 109, p. 096602.
- [28] G. Yu, P. Upadhyaya, K. L. Wong, W. Jiang, J. G. Alzate, J. Tang, P. K. Amiri, and K. L. Wang, "Magnetization switching through spin-Hall-effect-induced chiral domain wall propagation," *Physical Review B*, vol. 89, p. 104421.
- [29] G. Yu, P. Upadhyaya, Y. Fan, J. G. Alzate, W. Jiang, K. Wong, S. Takei, S. Bender, M. Lang, J. Tang, Y. Tserkovnyak, P. Khalili Amiri, and K. L. Wang, "Switching of perpendicular magnetization by spin-orbit torques in the absence of external magnetic fields," *arXiv:1311.0929*, 2013.